DocumentCode :
1818430
Title :
Accumulator-based weighted pattern generation
Author :
Voyiatzis, I. ; Gizopoulos, D. ; Paschalis, A.
Author_Institution :
Dept. of Informatics, Athens Technol. Educational Inst., Greece
fYear :
2005
fDate :
6-8 July 2005
Firstpage :
215
Lastpage :
220
Abstract :
Weighted pseudorandom BIST schemes have been efficiently utilized in order to drive down the number of vectors required to achieve complete fault coverage in built in self test (BIST) applications. Sets of patterns comprising weights 0, 0.5 and 1 have been successfully utilized within the weighted pattern generation paradigm. In this paper an accumulator-based scheme is presented, that generates set of patterns with weights 0, 0.5 and 1. Since accumulators and ALUs are commonly found in current VLSI chips, the presented scheme can be efficiently utilized to drive down the hardware of BIST pattern generation.
Keywords :
VLSI; automatic test pattern generation; built-in self test; ALU; VLSI chips; accumulator-based scheme; built in self test; fault coverage; pseudorandom BIST; weighted pattern generation; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Fault detection; Hardware; Informatics; Random number generation; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2005. IOLTS 2005. 11th IEEE International
Print_ISBN :
0-7695-2406-0
Type :
conf
DOI :
10.1109/IOLTS.2005.14
Filename :
1498164
Link To Document :
بازگشت