DocumentCode :
1818557
Title :
Vector compaction for power estimation with grouping and consecutive sampling techniques
Author :
Hsu, Chih-Yang ; Shen, Wen-Zen
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
2
fYear :
2002
fDate :
2002
Abstract :
We propose a high efficiency and high accuracy power estimation method for CMOS combinational circuits with grouping and consecutive sampling techniques. We separate input pattern pairs into several groups according to their power characteristics. The consecutive sampling skill is applied to find a shorter subsequence from the original input sequence. Our experimental results demonstrate that the compaction ratios are 1,250(min) and 154(min) with power estimation errors of 3.31 %(avg) and 3.32%(avg) for two sampling strategies
Keywords :
CMOS logic circuits; binary sequences; circuit CAD; circuit simulation; combinational circuits; error analysis; logic CAD; logic simulation; parameter estimation; sampling methods; CMOS combinational circuits; compaction ratios; consecutive sampling skill; consecutive sampling techniques; grouping techniques; input pattern pairs; input sequence; power characteristics; power estimation; power estimation errors; sampling strategies; subsequence length; vector compaction; Analytical models; Circuit simulation; Combinational circuits; Compaction; Energy consumption; Estimation error; Logic; Power engineering and energy; Power generation; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Conference_Location :
Phoenix-Scottsdale, AZ
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1011027
Filename :
1011027
Link To Document :
بازگشت