DocumentCode :
1818744
Title :
A novel on-chip delay measurement hardware for efficient speed-binning
Author :
Raychowdhury, A. ; Ghosh, S. ; Roy, K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2005
fDate :
6-8 July 2005
Firstpage :
287
Lastpage :
292
Abstract :
With the aggressive scaling of the CMOS technology parametric variation of the transistor threshold voltage causes significant spread in the circuit delay as well as leakage spectrum. Consequently, speed binning of the high performance VLSI chips is essential and it costs significant amount of test application time. Further, the knowledge of the actual delay in the critical path of the circuit enables efficient use of typical low power methodologies e.g., voltage scaling, adaptive body biasing etc. In this paper, the authors have proposed a novel on-chip, low overhead and process tolerant delay measurement circuit which can estimate the critical path delay in a single clock period. This has the advantage of efficient on-chip speed binning.
Keywords :
CMOS integrated circuits; VLSI; built-in self test; delays; integrated circuit testing; CMOS parametric variation; VLSI; circuit delay; leakage spectrum; on chip delay measurement hardware; speed binning; threshold voltage; CMOS technology; Circuit testing; Clocks; Costs; Delay estimation; Hardware; Semiconductor device measurement; Threshold voltage; Velocity measurement; Very large scale integration; Speed binning; delay measurement hardware; process variation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2005. IOLTS 2005. 11th IEEE International
Print_ISBN :
0-7695-2406-0
Type :
conf
DOI :
10.1109/IOLTS.2005.10
Filename :
1498175
Link To Document :
بازگشت