DocumentCode :
1818815
Title :
How to characterize the problem of SEU in processors & representative errors observed on flight
Author :
Velazco, R. ; Ecoffet, R. ; Faure, F.
Author_Institution :
TIMA Lab., Grenoble, France
fYear :
2005
fDate :
6-8 July 2005
Firstpage :
303
Lastpage :
308
Abstract :
In this paper are first summarized representative examples of anomalies observed in systems operating on-board satellites as the consequence of the effects of radiation on integrated circuit, showing that single event upsets (SEU) are a major concern. An approach to predict the sensitivity to SEUs of a software application running on a processor-based architecture is then proposed. It is based on fault injection experiments allowing estimating the average rate of program dysfunctions per upset. This error rate, if combined with static cross-section figures obtained from radiation ground testing, provides an estimation of the target program error rate. The efficiency of this two-step approach was demonstrated by results obtained when applying it to various processors.
Keywords :
aerospace testing; microprocessor chips; radiation effects; space vehicles; SEU; dysfunctions; fault injection; flight; integrated circuit; onboard satellites; processor based architecture; processors; radiation effects; representative errors; single event upsets; Circuits; Error analysis; Geomagnetism; Magnetic materials; NASA; Plasmas; Satellites; Single event upset; Space technology; Space vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2005. IOLTS 2005. 11th IEEE International
Print_ISBN :
0-7695-2406-0
Type :
conf
DOI :
10.1109/IOLTS.2005.32
Filename :
1498178
Link To Document :
بازگشت