Title :
A high speed BIST architecture for DDR-SDRAM testing
Author :
Shen, Sheng-Chih ; Hsu, Hung-Ming ; Chang, Yi-Wei ; Lee, Kuen-Jong
Author_Institution :
Dept. of Electr. Eng., National Cheng Kung Univ., Tainan, Taiwan
Abstract :
In this paper, we propose a high speed built-in self-test (BIST) design which can support the at-speed testing for DDR or DDR2 SDRAM. We use the pipeline strategy together with several special design techniques to achieve the high speed requirement. A scheme is developed which can efficiently solve the problem of different execution cycles of DDR or DDR2 SDRAM´s commands and can generate a compact test sequence for the desired March algorithm(s). Our BIST can support single or multiple March algorithms. With the single algorithm design extremely high speed around 833 MHz is achieved using the TSMC 0.18μm technology. For the multiple-algorithms design, our design can still satisfy the speed requirement of DDR2 memory even with the 3 most complex March algorithms. Our experiment also shows that if only DDR memory testing is required, then more than 30 March algorithms can be integrated into our BIST design.
Keywords :
DRAM chips; built-in self test; integrated circuit testing; pipeline processing; 0.18 micron; BIST architecture; DDR-SDRAM testing; DDR2 memory; March algorithm; TSMC technology; at-speed testing; built-in self-test; memory testing; multiple-algorithms design; pipeline strategy; Algorithm design and analysis; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; DRAM chips; Pipelines; Random access memory; SDRAM;
Conference_Titel :
Memory Technology, Design, and Testing, 2005. MTDT 2005. 2005 IEEE International Workshop on
Conference_Location :
Taipei
Print_ISBN :
0-7695-2313-7
DOI :
10.1109/MTDT.2005.9