DocumentCode :
1819610
Title :
Impact of stresses on the fault coverage of memory tests
Author :
Hamdioui, Said ; AL-Ars, Zaid ; Van de Goor, Ad J. ; Wadsworth, Rob
Author_Institution :
Comput. Eng. Lab., Delft Univ. of Technol., Netherlands
fYear :
2005
fDate :
5-5 Aug. 2005
Firstpage :
103
Lastpage :
108
Abstract :
Memory tests are applied in the industry using different algorithmic stresses (e.g., data-backgrounds) and non-algorithmic stresses (e.g., supply voltage). This paper presents an industrial analysis of the impact of stresses on the fault coverage (FC) of the memory tests. The experimental results show that stresses have an important impact on the FC, that the variation of the FC due to non-algorithmic stresses is higher than that of algorithm stresses, and that the non-algorithmic stresses achieve a better FC than algorithm stresses. The paper also discusses the causes behind this variation in the FC and concludes that the variation can be barely explained with the current fault models, and that this increasing variation is potentially due to partially/not modeled/understood defect mechanism in the scaled memory technologies (e.g., increase in voltage drop, in cross talk and in leakage; reduction in noise margin, etc).
Keywords :
fault simulation; integrated circuit testing; integrated memory circuits; stress effects; algorithmic stresses; defect mechanism; fault coverage; industrial analysis; memory tests; nonalgorithmic stresses; scaled memory technologies; stress impact; Computer industry; Data engineering; Drives; Electronic equipment testing; Fault detection; Industrial electronics; Laboratories; SRAM chips; Stress; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Technology, Design, and Testing, 2005. MTDT 2005. 2005 IEEE International Workshop on
Conference_Location :
Taipei
ISSN :
1087-4852
Print_ISBN :
0-7695-2313-7
Type :
conf
DOI :
10.1109/MTDT.2005.26
Filename :
1498211
Link To Document :
بازگشت