Title :
The word-level models for efficient computation of multiple-valued functions I. LAR based model
Author :
Yanushkevich, Svetlana N. ; Dziurzanski, Piotr ; Shmerko, Vlad P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Calgary, Alta., Canada
Abstract :
A new model of a multi-level combinational multiple-valued logic (MVL) circuit with no feedback and no learning is introduced. This model includes neuron-like gates (NLGs), each represents a level of the MVL circuit, so that the number of NLGs in the corresponding neural-like network (NLN) is equal to the number of levels in the circuit. The formal description of an NLG is a linear arithmetic expression (LAR) that is directly mapped to the linear word-level decision diagram (LDD) planar by its nature. Thus, an l-level MVL circuit is described by a set of l LDDs. The experiments on simulation of large MVL circuits show that the LDD format of an MVL circuit consumes 5-20 times less memory than EDIF and ISCAS formats. The proposed technique allows to simulate an arbitrary MVL circuit by an NLN and corresponding set of LDDs. In particular, we successfully simulated an NLN with about 250 NLGs corresponding to an MVL circuit with more than 8000 ternary gates that has been impossible by any recently reported threshold gate-based network
Keywords :
circuit simulation; decision diagrams; feedforward neural nets; logic gates; multivalued logic; multivalued logic circuits; neural chips; LAR based model; MVL circuit; circuit simulation; experiments; feedforward neural networks; linear arithmetic expression; linear word-level decision diagram; logic circuit design; memory; multilevel combinational multiple-valued logic circuit; multiple-valued functions; neural-like network; neuron-like gates; ternary gates; threshold gate-based network; word-level models; Circuit simulation; Combinational circuits; Computational modeling; Computer science; Logic circuits; Logic design; Logic functions; Logic gates; Neural networks; Very large scale integration;
Conference_Titel :
Multiple-Valued Logic, 2002. ISMVL 2002. Proceedings 32nd IEEE International Symposium on
Conference_Location :
Boston, MA
Print_ISBN :
0-7695-1462-6
DOI :
10.1109/ISMVL.2002.1011090