DocumentCode :
1820339
Title :
Reconfiguration technique for reducing test time and test data volume in Illinois Scan Architecture based designs
Author :
Pandey, Amit R. ; Patel, Janak H.
Author_Institution :
Center for Reliable & High Performance Comput., Illinois Univ., Urbana, IL, USA
fYear :
2002
fDate :
2002
Firstpage :
9
Lastpage :
15
Abstract :
As the complexity of VLSI circuits is increasing due to the exponential rise in transistor count per chip, testing cost is becoming an important factor in the overall integrated circuit (IC) manufacturing cost. This paper addresses the issue of decreasing test cost by lowering the test data bits and the number of clock cycles required to test a chip. We propose a technique based on the reconfiguration of scan chains to reduce test time and test data volume for Illinois Scan Architecture (ILS) based designs. This technique is presented with details of hardware implementation as well as the test generation and test application procedures. The reduction in test time and test data volume achieved using this technique is quite significant in most circuits.
Keywords :
VLSI; automatic testing; boundary scan testing; clocks; integrated circuit testing; logic testing; production testing; reconfigurable architectures; IC manufacturing cost; Illinois Scan Architecture based designs; VLSI circuits; clock cycles; hardware implementation; reconfiguration technique; scan chains; test application; test data volume; test time; testing cost; transistor count; Automatic test pattern generation; Circuit testing; Clocks; Computer architecture; Costs; Hardware; Integrated circuit manufacture; Integrated circuit testing; Semiconductor device testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2002. (VTS 2002). Proceedings 20th IEEE
Print_ISBN :
0-7695-1570-3
Type :
conf
DOI :
10.1109/VTS.2002.1011104
Filename :
1011104
Link To Document :
بازگشت