DocumentCode :
1820612
Title :
Bit parallel test pattern generation for path delay faults
Author :
Henftling, Manfred ; Wittman, H.
Author_Institution :
Inst. of Electron. Design Autom., Tech. Univ. Munchen, Germany
fYear :
1995
fDate :
6-9 Mar 1995
Firstpage :
521
Lastpage :
525
Abstract :
A method to apply bit-parallel processing at all stages of robust and nonrobust test pattern generation for path delay faults is presented. Two different modes of bit-parallel processing are combined: fault parallel test pattern generation (FPTPG) and alternative parallel test pattern generation (APTPG). We discuss the problems that appear while exploiting bit-parallelity and we describe how to overcome them. Experimental results demonstrate a reduction of aborted faults and an acceleration up to a factor of nine
Keywords :
delays; logic testing; parallel processing; bit parallel test pattern generation; bit-parallel processing; path delay faults; Circuit faults; Circuit simulation; Circuit testing; Delay effects; Fault detection; Latches; Logic testing; Robustness; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-7039-8
Type :
conf
DOI :
10.1109/EDTC.1995.470351
Filename :
470351
Link To Document :
بازگشت