DocumentCode :
1820979
Title :
Analysis and reduction of glitches in synchronous networks
Author :
Leijten, Jeroen ; Van Meerbergen, Jef ; Jess, Jochen
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
fYear :
1995
fDate :
6-9 Mar 1995
Firstpage :
398
Lastpage :
403
Abstract :
The influence of transition activity on dynamic power dissipation is analysed by examining three components: dissipation in combinational logic, flipflops and clock line. Transition activity is analysed by making a distinction between useful transitions and glitches (useless transitions). A transition counting and parity evaluation method is used for this. Most glitches can be eliminated by introducing flipflops using retiming and pipelining and/or by choosing different architectures. In this way an optimal level for pipelining can be found
Keywords :
CMOS logic circuits; combinational circuits; flip-flops; logic design; pipeline processing; timing; clock line; combinational logic; dynamic power dissipation; flip-flops; glitches; pipelining; retiming; synchronous networks; transition activity; transition counting/parity evaluation method; Capacitance; Circuit simulation; Clocks; Delay; Intelligent networks; Laboratories; Logic circuits; Pipeline processing; Power dissipation; Power supplies;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-7039-8
Type :
conf
DOI :
10.1109/EDTC.1995.470365
Filename :
470365
Link To Document :
بازگشت