DocumentCode :
1821000
Title :
Rapid prototype of a hardware emulator for a SIMD processor array
Author :
Andrews, David L. ; Wheeler, Andrew ; Wealand, Barry ; Kancler, Cliff
Author_Institution :
Dept. of Electr. Eng., Arkansas Univ., USA
fYear :
1995
fDate :
6-9 Mar 1995
Firstpage :
391
Lastpage :
396
Abstract :
A custom chip set implementing a Single Instruction Multiple Data (SIMD) architecture has been designed bringing the benefits of massively parallel processing to the embedded systems domain. A scaled, rapid prototype was first implemented providing an exact duplicate of the functionality and interfaces of the custom chips, but using off the shelf technology. This scaled version was specified to allow development and debugging of software, and provide early feedback for verification of the interfaces and instruction operations. The rapid prototype provides full functionality, allowing any design errors or beneficial modifications to the design to be identified
Keywords :
field programmable gate arrays; logic CAD; logic partitioning; parallel architectures; virtual machines; SIMD architecture; SIMD processor array; custom chip set; embedded systems; hardware emulator; massively parallel processing; rapid prototype; scaled version; single instruction multiple data processor; Circuit testing; Delay; Embedded system; Hardware; Parallel processing; Prototypes; Registers; Sensor arrays; Software prototyping; Turning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-7039-8
Type :
conf
DOI :
10.1109/EDTC.1995.470366
Filename :
470366
Link To Document :
بازگشت