Title :
Automatic clock tree generation in ASIC designs
Author :
Balboni, A. ; Costi, C. ; Pellencin, A. ; Quadrini, M. ; Sciuto, D.
Author_Institution :
Res. & Dev. Lab., Italtel Telecom Co, Italy
Abstract :
This paper presents a methodology for automatic generation of clock trees in an ASIC design at the schematic/netlist level. New algorithms and heuristics are described: they have been inserted with success in an industrial ASIC design flow, after the logic synthesis and optimization step. Our algorithms, by different heuristics, take particularly into account those elements connected as transmitter-receiver couples which represent the most critical configurations for circuit synchronization. Improvement of clock tree performance has also been obtained by means of an interaction strategy between logic and physical design phases
Keywords :
application specific integrated circuits; clocks; logic CAD; synchronisation; ASIC designs; automatic clock tree generation; circuit synchronization; heuristics; industrial design flow; interaction strategy; logic design phase; schematic/netlist level; transmitter-receiver couples; Algorithm design and analysis; Application specific integrated circuits; Automatic logic units; Clocks; Delay effects; Frequency synchronization; Logic design; Network synthesis; Telecommunications; Transmitters;
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-7039-8
DOI :
10.1109/EDTC.1995.470372