DocumentCode :
1821329
Title :
ASICs for DSP
Author :
Carey, Michael J. ; Anderson, Adrian J.
Author_Institution :
Ensigma Ltd., Chepstow, UK
fYear :
1993
fDate :
34127
Firstpage :
42370
Lastpage :
42373
Abstract :
The problems of design and verification of a large digital ASIC have been discussed in many publications. Requirements for testability, power consumption, reliability and performance give the designer many issues to consider. Now, with a DSP system to implement, the designer has a whole range of additional problems: the choice of architecture, the word length required for coefficients and variables, quantisation effects such as limit cycles, spectral spurs, filter response distortion and possibly even the definition of novel DSP algorithms. Although many ASIC vendor libraries contain basic DSP components such as adders, multipliers, RAMs and ROMs, there are many questions to be answered by the designer before these components can be used to build the DSP system. High level simulation is essential to the DSP design process, in our experience the higher the better. Much can be done by simulating using languages such as C, but much more can be achieved using an integrated structure for modelling and simulation
Keywords :
application specific integrated circuits; circuit CAD; digital signal processing chips; digital simulation; DSP algorithms; DSP system; RAMs; ROMs; adders; architecture; digital ASIC; filter response distortion; high level simulation; limit cycles; multipliers; power consumption; quantisation effects; reliability; spectral spurs; testability; vendor libraries; word length;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Applications Specific Integrated Circuits for Digital Signal Processing, IEE Colloquium on
Conference_Location :
London
Type :
conf
Filename :
287371
Link To Document :
بازگشت