DocumentCode :
1821437
Title :
On using rectangle packing for SOC wrapper/TAM co-optimization
Author :
Iyengar, Vikram ; Chakrabarty, Krishnendu ; Marinissen, Erik Jan
Author_Institution :
Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
fYear :
2002
fDate :
2002
Firstpage :
253
Lastpage :
258
Abstract :
The testing time for a system-on-chip (SOC) is determined to a large extent by the design of test wrappers and the test access mechanism (TAM). Wrapper/TAM co-optimization is therefore necessary for minimizing SOC testing time. We recently proposed an exact technique for co-optimization based on a combination of integer linear programming (ILP) and exhaustive enumeration. However, this approach is computationally expensive for large SOCs, and it is limited to fixed-width test buses. We present a new approach for wrapper/TAM co-optimization based on generalized rectangle packing, also referred to as two-dimensional packing. This approach allows us to decrease testing time by reducing the mismatch between a core´s test data needs and the width of the TAM to which it is assigned. We apply our co-optimization technique to an academic benchmark SOC and three industrial SOCs. Compared to the ILP-based technique, we obtain lower or comparable testing times for two out of the three industrial SOCs. Moreover, we obtain more than two orders of magnitude decrease in the CPU time needed for wrapper/TAM co-design.
Keywords :
application specific integrated circuits; circuit optimisation; embedded systems; integrated circuit testing; processor scheduling; CPU time; Pareto-optimal points; SOC wrapper/TAM co-optimization; academic benchmark SOC; core test data needs; embedded cores; generalized rectangle packing; industrial SOCs; system-on-chip testing time; test access mechanism; test scheduling; test wrapper design; two-dimensional packing; Benchmark testing; Design engineering; Design optimization; Integer linear programming; Laboratories; Logic testing; Pins; System testing; System-on-a-chip; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2002. (VTS 2002). Proceedings 20th IEEE
Print_ISBN :
0-7695-1570-3
Type :
conf
DOI :
10.1109/VTS.2002.1011146
Filename :
1011146
Link To Document :
بازگشت