DocumentCode :
1821896
Title :
Timed test generation for crosstalk switch failures in domino CMOS
Author :
Kundu, Rahul ; Blanton, R. D Shawn
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
2002
fDate :
2002
Firstpage :
379
Lastpage :
385
Abstract :
As technology scales into the deep submicron regime, capacitive coupling between signal lines becomes a dominant problem. Capacitive coupling is more acute for domino logic circuits since an irreversible, unwanted gate output transition can result. We present a timed test generation methodology for CMOS domino circuits that assigns the circuit inputs so that capacitively-coupled aggressors of a victim line transition in time proximity which creates a noise effect that is propagated within the clock-cycle constraint. Experiments for a multiplier reveal that a high level of accuracy is achieved without significant test generation time, resulting in a nearly 50% reduction in the number of sites earlier believed to be susceptible to crosstalk failure.
Keywords :
CMOS logic circuits; VLSI; crosstalk; failure analysis; integrated circuit testing; logic testing; timing; CMOS domino logic circuits; capacitive coupling; clock-cycle constraint; crosstalk switch failures; deep submicron regime; noise effect propagated; signal lines; timed test generation methodology; Circuit testing; Clocks; Coupling circuits; Crosstalk; Latches; Logic testing; MOSFETs; Switches; Switching circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2002. (VTS 2002). Proceedings 20th IEEE
Print_ISBN :
0-7695-1570-3
Type :
conf
DOI :
10.1109/VTS.2002.1011168
Filename :
1011168
Link To Document :
بازگشت