DocumentCode :
1821981
Title :
Input and output processor for an ATM high speed switch (2.5 Gb/s): the CMC
Author :
Plaza, Pierre ; Diaz, JuanCarlos ; Calvo, Fermin ; Merayo, Luis ; Zamboni, Maurizio ; Scarfone, Pietro ; Barbini, Marco
Author_Institution :
Telefonica Investigacion y Desarrollo, Madrid, Spain
fYear :
1995
fDate :
6-9 Mar 1995
Firstpage :
162
Lastpage :
166
Abstract :
The design and implementation of an input/output processor for an ATM switch are described. This IC was realized on a 0.7 μm BiCMOS technology. To manipulate ATM cells at a frequency of 311 MHz (STM16) at the I/O of the chip, ECL blocks were employed. The core of the chip is composed of CMOS cells that run at a maximum clock speed of 65 MHz. Pure analog blocks were not needed. The CMC is capable of functioning in two different modes: 1. The CM mode, in which 8 bit wide ATM cells are converted to a custom parallel format (microcells). 2. The MC mode, in which microcells are converted into 8 bits wide ATM cells. Two different set of pads were used, ECL and conventional CMOS pads. The circuit complexity is 320 K transistors and its die size is 224 mm2. It is encapsulated in a CPGA-319 pin package and dissipates 8.2 watts at 311 MHz
Keywords :
BiCMOS digital integrated circuits; asynchronous transfer mode; digital signal processing chips; electronic switching systems; emitter-coupled logic; 0.7 micron; 2.5 Gbit/s; 311 MHz; 65 MHz; 8.2 W; ATM high speed switch; BiCMOS technology; CMC; CPGA-319 pin package; DSP chip; ECL blocks; STM16; custom parallel format; input/output processor; Asynchronous transfer mode; BiCMOS integrated circuits; CMOS technology; Clocks; Frequency; Microcell networks; Microprocessors; Routing; Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-7039-8
Type :
conf
DOI :
10.1109/EDTC.1995.470403
Filename :
470403
Link To Document :
بازگشت