DocumentCode :
1823426
Title :
Measurement and simulation of stacked die thermal resistances
Author :
Joiner, Bennett ; De Oca, Jose Montes ; Neelakantan, Sriram
Author_Institution :
Freescale Semicond., Inc., Austin, TX
fYear :
2006
fDate :
14-16 March 2006
Firstpage :
210
Lastpage :
215
Abstract :
Packages with multiple die provide additional challenges when documenting their thermal performance. To explore the thermal performance of multi-chip packages, stacked die configurations were chosen with the die stacked upon each other. A plastic ball grid array package (PBGA) was thermally tested with three die configurations. The thermal performance of the package was determined using the JEDEC 51 specifications. The package was also simulated using a finite element simulation to better illustrate the package performance. In addition, the validity of the superposition technique was evaluated in the determination of junction temperatures with change in power of the various die
Keywords :
ball grid arrays; chip scale packaging; integrated circuit measurement; plastic packaging; thermal resistance; JEDEC 51 specifications; finite element simulation; integrated circuit packaging; multi-chip packages; plastic ball grid array package; stacked die thermal resistances; thermal testing; Dielectric substrates; Electrical resistance measurement; Electronic packaging thermal management; Electronics packaging; Plastic packaging; Semiconductor device packaging; Silicon; Testing; Thermal conductivity; Thermal resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Thermal Measurement and Management Symposium, 2006 IEEE Twenty-Second Annual IEEE
Conference_Location :
Dallas, TX
Print_ISBN :
1-4244-0153-4
Type :
conf
DOI :
10.1109/STHERM.2006.1625230
Filename :
1625230
Link To Document :
بازگشت