DocumentCode
1825
Title
Developed cascaded multilevel inverter topology to minimise the number of circuit devices and voltage stresses of switches
Author
Ajami, Alain ; Oskuee, Mohammad Reza Jannati ; Mokhberdoran, Ataollah ; van den Bossche, Adrien
Author_Institution
Electrical Engineering Department, Azarbaijan Shahid Madani University, Tabriz, Iran
Volume
7
Issue
2
fYear
2014
fDate
Feb-14
Firstpage
459
Lastpage
466
Abstract
In this study, a novel structure for cascade multilevel inverter is presented. The proposed inverter can generate all possible DC voltage levels with the value of positive and negative. The proposed structure results in reduction of switches number, relevant gate driver circuits and also the installation area and inverter cost. The suggested inverter can be used as symmetric and asymmetric structures. Comparing the peak inverse voltage and losses of the proposed inverter with conventional multilevel inverters show the superiority of the proposed converter. The operation and good performance of the proposed multilevel inverter have been verified by the simulation results of a single-phase nine-level symmetric and 17-level asymmetric multilevel inverter and experimental results of a nine-level and 17-level inverters. Simulation and experimental results confirmed the validity and effectiveness performance of the proposed inverter.
fLanguage
English
Journal_Title
Power Electronics, IET
Publisher
iet
ISSN
1755-4535
Type
jour
DOI
10.1049/iet-pel.2013.0080
Filename
6747133
Link To Document