DocumentCode :
1826351
Title :
Switch-level ATPG using constraint-guided line justification
Author :
Park, Eun Sei ; Mercer, Ray M.
Author_Institution :
Electron. & Telecommun. Res. Inst., Daejon, South Korea
fYear :
1993
fDate :
17-21 Oct 1993
Firstpage :
616
Lastpage :
625
Abstract :
This paper explores a test pattern generation problem for switch-level combinational circuits. In test generation for switch-level circuits, constraints on assignable logic values can be introduced due to the difference between the implicated logic values and the justifiable logic values of a logic element. Therefore, identifying unjustifiable logic values as early as possible would greatly accelerate the switch-level test generation. For this, a new logic value system called taboo logic value is proposed to represent the unjustifiable logic values of a node. Also, a new switch-level ATPG system is developed which employs a constraint-guided line justification method using taboo logic value. Finally, experimental results on various types of circuits demonstrate the efficiency of the proposed approach and the possibility of the practical application to large switch-level circuits
Keywords :
automatic testing; combinational circuits; constraint handling; fault diagnosis; integrated circuit testing; logic testing; constraint-guided line justification; switch-level ATPG; switch-level combinational circuits; test pattern generation; Automatic test pattern generation; Circuit faults; Circuit testing; Combinational circuits; Electrical fault detection; Logic circuits; Logic testing; Switching circuits; Telecommunication switching; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1993. Proceedings., International
Conference_Location :
Baltimore, MD
Print_ISBN :
0-7803-1430-1
Type :
conf
DOI :
10.1109/TEST.1993.470642
Filename :
470642
Link To Document :
بازگشت