DocumentCode :
1827739
Title :
Verification strategy for integration 3G baseband SoC
Author :
Mathys, Yves ; Châtelain, André
Author_Institution :
Motorola Inc., Geneva, Switzerland
fYear :
2003
fDate :
2-6 June 2003
Firstpage :
7
Lastpage :
10
Abstract :
The verification strategy of the second generation Motorola baseband chip for the 3G wireless phone market is presented. The next generation of wireless phones supports multiple wireless protocols, high data bandwidth and a full range of multi-media applications running on an open OS. The baseband chip provides the integrated processing platform for such terminals. Baseband chips are among the most complex System-on-Chip (SoC) of this industry. The verification strategy to integrate such highly complex SoC is multi-fold and adaptive; hierarchical across the different abstraction levels with special emphasis on verification corners related to the abstraction level. The SoC architecture validation and optimization step should occur early-on in the design cycle but require high level modeling methodology to capture the complete hardware and mission critical use cases and deliver quantitative data on the architecture. Adaptive verification scenarios are discussed across the abstraction level and the SoC hierarchy, from stand-alone IP verification, through sub platforms and to the SoC level. A collection of metrics are presented and illustrate the efforts required to verify such complex SoC. We conclude with proposals and opportunities to enhance the SoC verification strategies based on the lessons learned.
Keywords :
formal specification; formal verification; integrated circuit modelling; optimisation; system-on-chip; 3G baseband SoC; 3G wireless phone; Adaptive verification; Motorola baseband chip; SoC architecture optimization; SoC architecture validation; SoC level verification; abstraction level verification; design cycle; high data bandwidth; high level modeling methodology; integrated processing platform; multimedia applications; multiple wireless protocols; stand-alone IP verification; sub platforms verification; verification strategy; Bandwidth; Baseband; Clocks; Design optimization; Hardware; Mission critical systems; Permission; Proposals; System-on-a-chip; Wireless application protocol;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
Type :
conf
DOI :
10.1109/DAC.2003.1218768
Filename :
1218768
Link To Document :
بازگشت