DocumentCode :
1829551
Title :
Minimization of I/O Delay in the architectural synthesis of DSP data flow graphs
Author :
Itradat, Awni ; Ahmad, M.O. ; Shatnawi, Ali
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, QC
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
205
Lastpage :
208
Abstract :
This paper presents a new technique for the minimization of I/O delay in the architectural synthesis of cyclic data flow graphs (DFG) representing DSP algorithms taking into consideration the inter-processor communication delays. In this paper, the question of optimizing the I/O delay without scarifying the iteration period (throughput) with non-negligible inter-processor communication overhead is addressed. The proposed technique operating on the cyclic DFG of a DSP algorithm is designed to evaluate the relative firing times of the nodes by using Floyd-Warshall´s longest path algorithm so that the inter-processor communication overhead is taken into consideration to provide an optimized time and processor schedule. Moreover, the proposed scheme is applied to well- know DSP benchmarks and seen that it is efficient in minimizing the I/O delay without scarifying the iteration period.
Keywords :
data flow graphs; delays; digital signal processing chips; iterative methods; DSP; Floyd-Warshalls longest path algorithm; I-O delay minimization; architectural synthesis; cyclic data flow graphs; digital signal processing; interprocessor communication delays; iteration period; Delay; Digital signal processing; Flow graphs; Iterative algorithms; Multiprocessing systems; Optimal scheduling; Processor scheduling; Scheduling algorithm; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541390
Filename :
4541390
Link To Document :
بازگشت