DocumentCode :
1829637
Title :
Power-and-area efficient 14-bit 1.5 MSample/s two-stage algorithmic ADC based on a mismatch-insensitive MDAC
Author :
Esperanca, B. ; Goes, J. ; Tavares, R. ; Galhardo, A. ; Paulino, N. ; Silva, M. Medeiros
Author_Institution :
Univ. Nova de Lisboa/UNINOVA, Caparica
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
220
Lastpage :
223
Abstract :
This paper presents a 14-bit 1.5 MSample/s two-stage algorithmic ADC with a power-and-area efficiency better than 0.5 pjmm2 per conversion. This competes with the most efficient architectures available today namely, SigmaDelta and self-calibrated pipeline. The 2 stages of the ADC are based on a new 1.5-bit mismatch-insensitive MDAC and simulations demonstrate that a THD of -79 dB and an ENOB better than 12 bits can be reached without self-calibration.
Keywords :
analogue-digital conversion; harmonic distortion; THD; mismatch-insensitive MDAC; two-stage algorithmic ADC; Bandwidth; Circuits; Clocks; Energy efficiency; Filters; Pipelines; Power dissipation; Sampling methods; Signal resolution; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541394
Filename :
4541394
Link To Document :
بازگشت