DocumentCode :
1830609
Title :
Design target exploration for meeting time-to-market using pareto analysis
Author :
Thangaraj, Charles ; Chen, Tom
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado State Univ., Fort Collins, CO
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
364
Lastpage :
367
Abstract :
Early design phase space exploration, power validation and performance estimation will enable faster design convergence and shorter time-to-market. System level models based on physical design parameters, in-situ macro models and background SPICE simulation improves overall model accuracy. This paper describes a pareto analysis methodology for design target generation to meet time-to-market constraint; illustrating design choice generation algorithm and a test circuit SPICE validation. Power and performance centric design solutions (targets) that are not obvious to the designers are explored. Pareto analysis yielded power centric design target that improved both system power consumption and performance by 19.6% and 6.3% respectively. Performance centric design target improved system level performance and power by 11.7% and 1.63% respectively.
Keywords :
SPICE; VLSI; integrated circuit design; Pareto analysis; background SPICE simulation; design choice generation algorithm; design target exploration; in-situ macro models; physical design parameters; power centric design target; time-to-market; Algorithm design and analysis; Circuit simulation; Circuit testing; Convergence; Pareto analysis; Phase estimation; Power system modeling; SPICE; Space exploration; Time to market; Time-to-market; design exploration; pareto analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541430
Filename :
4541430
Link To Document :
بازگشت