DocumentCode :
1831804
Title :
An Efficient Iterative Synchronization Scheme for LDPC-Coded DS-SS Systems Using two Samples per Chip
Author :
An, Liu ; Wu, Luo
Author_Institution :
Sch. of EECS, Peking Univ., Beijing
fYear :
2006
fDate :
22-26 Oct. 2006
Firstpage :
522
Lastpage :
525
Abstract :
In this paper, an efficient iterative timing and carrier phase recovery scheme is proposed for LDPC-coded direct sequence spread spectrum (DS-SS) systems. The received signal after the chip-matched filter is two times over sampled per chip. The characteristics of DS-SS signal and LDPC decoder are explored to make the synchronization scheme efficient and simple in such a low sampling ratio. Three sets of correlation values provided by three correlators with different timing offsets are stored to estimate timing and carrier phase. The estimation is performed once per decoding iteration based on the maximum likelihood theory aided by hard decision obtained from LDPC decoder. The overall complexity of this scheme is very low and the performance of the proposed scheme approaches that with the ideal synchronization on AWGN channels
Keywords :
AWGN channels; iterative decoding; matched filters; maximum likelihood estimation; parity check codes; spread spectrum communication; synchronisation; AWGN channel; LDPC-coded DS-SS systems; LDPC-coded direct sequence spread spectrum systems; carrier phase recovery scheme; chip-matched filter; decoding iteration; efficient iterative synchronization scheme; iterative timing scheme; maximum likelihood theory; Correlators; Filters; Iterative decoding; Maximum likelihood decoding; Maximum likelihood estimation; Parity check codes; Phase estimation; Sampling methods; Spread spectrum communication; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Theory Workshop, 2006. ITW '06 Chengdu. IEEE
Conference_Location :
Chengdu
Print_ISBN :
1-4244-0067-8
Electronic_ISBN :
1-4244-0068-6
Type :
conf
DOI :
10.1109/ITW2.2006.323684
Filename :
4119352
Link To Document :
بازگشت