DocumentCode :
1832000
Title :
A 10-b 30-MS/s 3.4-mW pipelined ADC with 2.0-Vpp full-swing input at a 1.0-V supply
Author :
Gotoh, Kunihiko ; Ando, Hiroshi ; Iwata, Atsushi
Author_Institution :
Syst. LSI Dev. Labs., Fujitsu Labs. Ltd., Kawasaki
fYear :
2008
fDate :
3-5 Nov. 2008
Firstpage :
57
Lastpage :
60
Abstract :
This paper describes a low-voltage design for a pipelined A/D converter that can operate in a 2.0-Vpp full-swing input range at a 1.0-V supply. To enlarge the input range of an ADC and maintain the output range of its op-amps, we propose a new front-end 2b-MDAC with S/H that can reduce the output range of all MDACs by 50% compared with the ADCpsilas input. We designed a 10-b pipelined ADC with the proposed 2b-MDAC. The fabricated ADC using a 90-nm CMOS process is able to operate in 2.0-Vpp full-swing input at a 1.0-V supply in spite of it using conventional op-amps, and has SNDR/SFDR of 57.5 dB/69.0 dB at 30 MS/s with only 3.4 mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; digital-analogue conversion; low-power electronics; operational amplifiers; 2b-MDAC; A/D converter; CMOS process; low-voltage design; op-amps; pipelined ADC; power 3.4 mW; size 90 nm; voltage 1.0 V; word length 10 bit; Analog-digital conversion; CMOS process; Hardware; Laboratories; Large scale integration; Low voltage; MOS devices; MOSFETs; Operational amplifiers; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
Type :
conf
DOI :
10.1109/ASSCC.2008.4708728
Filename :
4708728
Link To Document :
بازگشت