Title :
A ROM based low-power multiplier
Author :
Paul, Bipul C. ; Fujita, Shinobu ; Okajima, Masaki
Author_Institution :
Toshiba America Res. Inc., San Jose, CA
Abstract :
We present a ROM based 16times16 multiplier for low power applications. The design uses sixteen 4times4 ROM based multiplier blocks followed by carry save adders and a final carry select adder (all ROM based) to obtain the 32 bit output. All ROM blocks are implemented using single transistor ROM cells and eliminating identical rows and columns for optimizing the power and performance. Measurement results in 0.18 mum CMOS process show a 40% reduction in power over the conventional carry save array multiplier when operated at its maximum frequency. The ROM based design also provides 44% less delay than the array multiplier with a minimal increase (7.7%) in power. This demonstrates the low-power operation of the ROM based multiplier also at higher frequencies.
Keywords :
CMOS digital integrated circuits; adders; low-power electronics; multiplying circuits; read-only storage; CMOS process; ROM based low-power multiplier; carry save adders; final carry select adder; low power applications; single transistor ROM cells; size 0.18 mum; CMOS process; Decoding; Laboratories; Large scale integration; Logic design; Logic functions; Read only memory; Solid state circuits; Transistors; USA Councils;
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
DOI :
10.1109/ASSCC.2008.4708731