DocumentCode :
1832377
Title :
Analysis and impacts of Negative Bias Temperature Instability (NBTI)
Author :
Mishra, Rajeev Kumar ; Pandey, Amritanshu ; Alam, Sarfraz
Author_Institution :
Dept. of Electron., Banaras Hindu Univ., Varanasi, India
fYear :
2012
fDate :
1-2 March 2012
Firstpage :
1
Lastpage :
4
Abstract :
As the Integrated Circuits (IC) density keeps on increasing with the scaling of CMOS devices in each successive technology generation, reliability concerns mainly Negative Bias Temperature Instability (NBTI) becomes a major challenge. NBTI degrades the performance of a PMOS transistor under a negative gate stress. The after effects of NBTI include: (a) threshold voltage increase of PMOS transistor, (b) drain current degradation, and (c) speed degradation. Elevated temperature and the negative gate stress play an important role in degradation of Gate Oxide which further degrades the above said parameters. Before any circuit design Stress Analysis becomes important for any device in order to get the complete performance of the circuit. Negative bias temperature instability (NBTI) has become the dominant reliability concern for nanoscale PMOS transistors. In this paper basically we have analysed the effect of temperature variations on NBTI for a buffer.
Keywords :
CMOS integrated circuits; MOSFET; integrated circuit reliability; CMOS devices; IC density; NBTI; PMOS transistor; drain current degradation; integrated circuits; negative bias temperature instability; reliability; speed degradation; Degradation; Logic gates; MOSFETs; Reliability; Silicon; Stress; Threshold voltage; AC DC Stress; EZwave; NBTI; Reliability; Temperature; Threshold Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical, Electronics and Computer Science (SCEECS), 2012 IEEE Students' Conference on
Conference_Location :
Bhopal
Print_ISBN :
978-1-4673-1516-6
Type :
conf
DOI :
10.1109/SCEECS.2012.6184739
Filename :
6184739
Link To Document :
بازگشت