DocumentCode :
1832502
Title :
A methodology for efficient design of analog circuits using an automated simulation based synthesis tool
Author :
Kundu, Anindya Kumar ; Kharagpur, I. ; Dastidar, T.R. ; Bhattacharyya, Tarun Kanti ; Ray, Priyadip
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
732
Lastpage :
735
Abstract :
We present a methodology for efficient design of analog circuits using an automated simulation based synthesis tool. In this methodology, the designer chooses a suitable circuit topology and defines the performance criteria of the circuit. The synthesis tool provides optimized device dimensions which guarantees that the circuit meets the specified performance criteria across process corners. This methodology is independent of the circuit type (as long as the performance criteria can be quantified and measured from simulation data), the fabrication process being used, and also the circuit simulator of choice. We show that this design methodology reduces the design cycle time by a significant amount and helps analysing the trade off between different performance criteria. It also helps in analysing the suitability of several alternative topologies for a given purpose in a short time. In this paper we substantiate this claim with the help of an operational amplifier design.
Keywords :
network synthesis; network topology; operational amplifiers; analog circuits design; automated simulation based synthesis tool; circuit topology; design cycle time; operational amplifier design; Analog circuits; Analog integrated circuits; Circuit simulation; Circuit synthesis; Circuit topology; Design methodology; Fabrication; Operational amplifiers; Performance analysis; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541522
Filename :
4541522
Link To Document :
بازگشت