DocumentCode
1832829
Title
Performance analysis of optimized carbon nanotube interconnect
Author
Massoud, Yehia ; Nieuwoudt, Arthur
Author_Institution
Dept. of Electr. & Comput. Eng., Rice Univ., Houston, TX
fYear
2008
fDate
18-21 May 2008
Firstpage
792
Lastpage
795
Abstract
As CMOS technology is pushed to its basic physical limits, alternate technologies are required for the realization of interconnect in future high performance integrated circuits. In this paper, we develop a generalized design technique for carbon nanotube (CNT) bundle-based interconnect, which we use to examine the performance limits and fabrication requirements for future nanotube-based interconnect solutions. The results indicate that optimized nanotube bundles can provide up to a 69% delay reduction in 22 nm process technology, and the optimal design method decreases delay by 21% and 29% on average compared to non-optimized multi-walled and single-walled CNT bundles. We also find that future CNT bundle fabrication processes must achieve a nanotube area coverage of at least 30% for optimized CNT bundles and 40% for non-optimized CNT bundles to obtain competitive performance results compared to copper interconnect.
Keywords
CMOS integrated circuits; carbon nanotubes; integrated circuit interconnections; CMOS technology; CNT bundle fabrication processes; carbon nanotube bundle-based interconnect; integrated circuits; nonoptimized multi-walled CNT bundles; optimized carbon nanotube interconnect; single-walled CNT bundles; CMOS integrated circuits; CMOS technology; Carbon nanotubes; Delay; Design methodology; Design optimization; Fabrication; Integrated circuit interconnections; Integrated circuit technology; Performance analysis;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location
Seattle, WA
Print_ISBN
978-1-4244-1683-7
Electronic_ISBN
978-1-4244-1684-4
Type
conf
DOI
10.1109/ISCAS.2008.4541537
Filename
4541537
Link To Document