Title :
A low-voltage latch-adder based tree multiplier
Author :
Kuo, Tzu-Yuan ; Wang, Jinn-Shyan
Author_Institution :
Dept. of Electr. Eng., Chung-Cheng Univ., Chia-Yi
Abstract :
For achieving low power and high performance simultaneously, we propose a new low-voltage latch-adder based Wallace-tree multiplier. By choosing the best circuit-structure of the latch-adder for low voltage, while optimizing the number and positions of latch-adders, the proposed 0.18-mum 0.9V 32 x 32 2´s complement multiplier can operate above 60 MHz. As compared to the tree multiplier implementing the traditional latch-adder technique, the new tree multiplier with all the proposed techniques achieves a 22.3~23.7% delay improvement with a 5.5~3.3% power reduction. All best latch-adder based tree multipliers have a smaller power-delay-product than the tree multipliers without using the latch-adder technique.
Keywords :
adders; flip-flops; multiplying circuits; Wallace-tree multiplier; low-voltage latch-adder based tree multiplier; power-delay-product; Adders; CMOS technology; Circuits; Degradation; Delay; Energy consumption; Hardware; Latches; Low voltage; Noise reduction;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4541540