DocumentCode :
1833190
Title :
A reconfigurable video embedding transcoder based on H.264/AVC: Design tradeoffs and analysis
Author :
Li, Chih-Hung ; Peng, Wen-Hsiao ; Chiang, Tihao
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
852
Lastpage :
855
Abstract :
In this paper, we propose a system architecture for H.264/AVC video embedding transcoder (VET). In addition, the proposed platform-based design can seamlessly combine the MW-VET and decoder such that it can be dynamically configured to perform video decoding and transcoding alternatively or simultaneously. Furthermore, we perform the pruned design space exploration on the design of inter/intra prediction and the on-chip data bus width. Our proposed architecture provides a better tradeoff among execution cycles, hardware cost, resource utilization, and video quality because of the reconfigurable processing modules and the hybrid pipelining. As compared to the cascaded pixel domain transcoder that has the highest complexity, our hardware efficient VET can significantly reduce the hardware cost while maintaining similar rate-distortion performance. Finally, the proposed architecture is verified at system level using transaction level modeling (TLM) technique. From the simulation results, the proposed architecture with the best tradeoff configuration can achieve a transcoding rate up to 358 frames per second for SD video source while clocking at 162 MHz.
Keywords :
decoding; rate distortion theory; transcoding; video coding; H.264-AVC; cascaded pixel domain transcoder; design space exploration; hardware cost; hybrid pipelining; rate-distortion performance; reconfigurable video embedding transcoder; resource utilization; transaction level modeling technique; video decoding; video quality; Automatic voltage control; Clocks; Costs; Decoding; Hardware; Pipeline processing; Rate-distortion; Resource management; Space exploration; Transcoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541552
Filename :
4541552
Link To Document :
بازگشت