DocumentCode :
1833639
Title :
FPGA implementation of a factorization processor for soft-decision reed-solomon decoding
Author :
Chen, Bainan ; Zhang, Xinmiao
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Case Western Reserve Univ., Cleveland, OH
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
944
Lastpage :
947
Abstract :
In this paper, we present a high-speed FPGA implementation for the factorization step of algebraic soft-decision Reed-Solomon (RS) decoding algorithms. The design is based on the root-order prediction architecture. Parallel processing is exploited to speed up the polynomial updating involved in the factorization. To resolve the data dependency issue in parallel polynomial updating, we propose an efficient coefficient storage and transfer scheme, which leads to smaller memory usage and low latency. Synthesis results show that the factorization processor for a (255, 239) RS code with maximum multiplicity four can achieve an average decoding speed of 226 Mbps on a Xilinx Virtex-II FPGA device when the frame error rate is less than 10-2.
Keywords :
Reed-Solomon codes; field programmable gate arrays; parallel processing; FPGA implementation; Xilinx Virtex-II; factorization processor; parallel polynomial updating; parallel processing; root-order prediction architecture; soft-decision Reed-Solomon decoding; Computer architecture; Decoding; Delay; Field programmable gate arrays; Galois fields; Interpolation; Parallel processing; Polynomials; Reed-Solomon codes; Variable speed drives;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541575
Filename :
4541575
Link To Document :
بازگشت