DocumentCode :
1833765
Title :
A low-power V-band CMOS low-noise amplifier using current-sharing technique
Author :
Yang, Hong Yu ; Lin, Yo Sheng ; Chen, Chi Chen ; Wong, Simon S.
Author_Institution :
Dept. of Electr. Eng., Nat. Chi Nan Univ., Puli
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
964
Lastpage :
967
Abstract :
A low-power-consumption 53-GHz (V-band) low-noise amplifier (LNA) using standard 0.13 mum CMOS technology is reported. To achieve sufficient gain, this LNA is composed of four cascaded common-source stages. Current-sharing technique is adopted in the third and the four stage to reduce the power dissipation. The output of each stage is loaded with an LC parallel resonance circuit to maximize the gain at the design frequency. This LNA achieved voltage gain (Av) of 14 dB, very low noise figure (NF) of 6.13 dB, input referred 1-dB compression point (P1 dB-in) of -20 dBm, and input third-order inter-modulation point (IIP3) of -9 dBm at 53 GHz. It consumed only a very small dc power of 10.56 mW. In addition, the chip area was only 0.91times0.58 mm2, including all the test pads and bypass capacitors.
Keywords :
CMOS integrated circuits; MMIC amplifiers; low noise amplifiers; low-power electronics; CMOS low-noise amplifier; LC parallel resonance circuit; MMIC amplifiers; common-source stages; current-sharing; frequency 53 GHz; noise figure 6.13 dB; power 10.56 mW; size 0.13 mum; CMOS technology; Frequency; Low-noise amplifiers; Noise figure; Noise measurement; Power dissipation; RLC circuits; Resonance; Testing; Voltage; CMOS; V-band; low power; low-noise amplifier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541580
Filename :
4541580
Link To Document :
بازگشت