DocumentCode :
1834140
Title :
Measurement of supply noise suppression by substrate and deep N-well in 90nm process
Author :
Ogasahara, Yasuhiro ; Hashimoto, Masanori ; Kanamoto, Toshiki ; Onoye, Takao
Author_Institution :
Dept. Inf. Syst. Eng., Osaka Univ., Suita
fYear :
2008
fDate :
3-5 Nov. 2008
Firstpage :
397
Lastpage :
400
Abstract :
This paper measures and compares power supply and ground noises in a triple-well structure and a twin-well stricture. The measurement results of power supply and ground waveforms in a 90 nm CMOS process reveal that the power noise reduction thanks to the increased junction capacitance associated with the triple-well structure overwhelms the ground noise suppression due to the resistive network of p-substrate in the twin-well structure. These noise suppression effects are well correlated with the simulation that uses on-chip RC power distribution model with package inductance, chip-level p-substrate resistive mesh and distributed well junction capacitances.
Keywords :
CMOS integrated circuits; interference suppression; power supply circuits; CMOS process; chip-level p-substrate resistive mesh; deep N-well; distributed well junction capacitances; noise junction capacitance; on-chip RC power distribution model; package inductance; power supply noise; size 90 nm; supply noise suppression; triple-well structure; twin-well stricture; Noise measurement; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
Type :
conf
DOI :
10.1109/ASSCC.2008.4708811
Filename :
4708811
Link To Document :
بازگشت