DocumentCode :
1834329
Title :
A low-jitter clock generator based on ring oscillator with 1/f noise reduction technique for next-generation mobile wireless terminals
Author :
Sai, Akihide ; Yamaji, Takafumi ; Itakura, Tetsuro
Author_Institution :
Corp. R&D Center, Toshiba Corp., Kawasaki
fYear :
2008
fDate :
3-5 Nov. 2008
Firstpage :
425
Lastpage :
428
Abstract :
Sampling clock jitter degrades the dynamic range of an analog-to-digital converter (ADC). This paper describes a low jitter clock generator for next-generation mobile wireless terminals. The clock generator employs a novel slew rate balancing (SRB) circuit in a single-ended ring oscillator based VCO to suppress the VCO phase noise due to up-converted 1/f noise. The proposed clock generator is fabricated in a 90-nm CMOS technology. The measured results show that the SRB circuit reduces the VCO phase noise by 3-5 dB at the offset frequencies where the up-converted 1/f noise dominates. The clock generator achieves 3.0 ps rms integrated jitter. Required chip area is 0.18 mm2 and the power consumption is 9 mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; noise generators; timing jitter; voltage-controlled oscillators; CMOS technology; SRB circuit; VCO; analog-to-digital converter; low-jitter clock generator; mobile wireless terminals; noise figure 3 dB to 5 dB; noise reduction technique; ring oscillator; rms integrated jitter; single-ended ring oscillator; size 90 nm; slew rate balancing circuit; time 3.0 ps; CMOS technology; Circuits; Clocks; Degradation; Jitter; Noise reduction; Phase noise; Ring oscillators; Sampling methods; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
Type :
conf
DOI :
10.1109/ASSCC.2008.4708818
Filename :
4708818
Link To Document :
بازگشت