DocumentCode :
1834386
Title :
A transistor-based background self-calibration for reducing PVT sensitivity with a design example of an adaptive bandwidth PLL
Author :
Park, Seung-Jin ; Woo, Suho ; Ha, Hyunsoo ; Suh, Yunjae ; Park, Hong-June ; Sim, Jae-Yoon
Author_Institution :
Pohang Univ. of Sci. & Technol., Pohang
fYear :
2008
fDate :
3-5 Nov. 2008
Firstpage :
433
Lastpage :
436
Abstract :
A transistor-based background on-chip self-calibration technique is proposed to obtain PVT-independent circuit parameters. With little implementation complexity, the proposed direct I-V calibration of performance determining transistors efficiently achieves stable operation of precision circuits. As an example application to a design of a PLL, the calibration scheme adjusts critical parameters such as VCO gain and charge-pump current to achieve adaptive bandwidth characteristics. The PLL, implemented in a 0.18 mum CMOS, shows a wide lock-range of 10 MHz-1 GHz with the rms jitter of 5.7 ps at 1 GHz.
Keywords :
CMOS integrated circuits; calibration; integrated circuit design; phase locked loops; voltage-controlled oscillators; CMOS technology; I-V calibration; PLL design; PVT sensitivity; VCO gain; adaptive bandwidth PLL; charge-pump current; frequency 10 MHz to 1 GHz; precision circuits; size 0.18 mum; time 5.7 ps; transistor-based background self-calibration; Bandwidth; CMOS technology; Calibration; Charge pumps; Circuits; Digital systems; Frequency; Phase locked loops; Virtual colonoscopy; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
Type :
conf
DOI :
10.1109/ASSCC.2008.4708820
Filename :
4708820
Link To Document :
بازگشت