DocumentCode
1834534
Title
Efficient compression and application of deterministic patterns in a logic BIST architecture
Author
Wohl, Peter ; Waicukauski, John A. ; Patel, Sanjay ; Amin, M.B.
Author_Institution
Synopsys Inc., Williston, VT, USA
fYear
2003
fDate
2-6 June 2003
Firstpage
566
Lastpage
569
Abstract
We present a novel method to efficiently generate, compress and apply test patterns in a logic BIST architecture. Patterns are generated by a modified automatic test pattern generator (ATPG) and are encoded as linear feedback shift register (LFSR) initial values (seeds); one or more patterns can be encoded into a single LFSR seed. During test application, seeds are loaded into the LFSR with no cycle overhead. The method presented achieves reductions of at least 100x in test data and 10x in tester cycles compared to deterministic ATPG while maintaining complete fault coverage, as confirmed by experimental results on industrial designs.
Keywords
automatic test pattern generation; built-in self test; fault simulation; logic testing; shift registers; automatic test pattern generator; built-in self test; deterministic pattern; linear feedback shift register; logic BIST architecture; Automatic test pattern generation; Built-in self-test; Circuit faults; Circuit testing; Costs; Design for testability; Logic design; Logic testing; Silicon; Test pattern generators;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2003. Proceedings
Print_ISBN
1-58113-688-9
Type
conf
DOI
10.1109/DAC.2003.1219083
Filename
1219083
Link To Document