DocumentCode :
1834573
Title :
Optimization consideration of undoped raised source/drain FinFET with effective SCE control
Author :
Ramanjaneyulu, V. ; Baishya, S. ; Laskar, R.H.
Author_Institution :
Electron. & Commun. Eng., NIT Silchar, Silchar, India
Volume :
1
fYear :
2010
fDate :
1-3 Aug. 2010
Abstract :
In this paper, we have simulated the different technology node FinFET devices and its electrical characteristics variation especially short channel effects (SCE). Raised source and drain (RSD) structure for parasitic resistance minimization with ultra thin undoped fin are used. This RSD reduces the series resistance without affecting SCEs in terms of drain induced barrier lowering (DIBL), subthreshold slope etc. At the same time, higher doping in RSD structure even though reduces the series resistance but increases the SCEs. However, an optimal doping in these regions can provide a better device performance in terms of drive current, leakage current, etc, keeping the SCEs within reasonable limits.
Keywords :
MOSFET; leakage currents; drain induced barrier lowering; drive current; effective short channel effect control; electrical characteristics variation; leakage current; parasitic resistance minimization; series resistance; subthreshold slope; undoped raised source-drain FinFET; FinFETs; Logic gates; Electrical characteristics; FinFET; Raised source/drain; Series resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mechanical and Electronics Engineering (ICMEE), 2010 2nd International Conference on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4244-7479-0
Electronic_ISBN :
978-1-4244-7481-3
Type :
conf
DOI :
10.1109/ICMEE.2010.5558575
Filename :
5558575
Link To Document :
بازگشت