DocumentCode
1834586
Title
Gain-based technology mapping for discrete-size cell libraries
Author
Bo Hu ; Watanabe, Yoshihiro ; Marek-Sadowska, Malgorzata
Author_Institution
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
fYear
2003
fDate
2-6 June 2003
Firstpage
574
Lastpage
579
Abstract
In this paper we describe a technology mapping technique based on the logical effort theory by I. Sutherland and R. Sproull (1991). First, we appropriately characterize a given standard cell library and extract from it a set of cell classes. Each cell-class is assigned a constant-delay model and corresponding load-bounds, which define the conditions of the delay model´s validity. Next, we perform technology mapping using the classes determined in the first step. We propose several effective area-optimization heuristics which allow us to apply our algorithm directly to general graphs. Experimental results show that our gain-based mapping algorithm achieves reduced delay with less area, compared to the mapper in SIS by E. Sentovich et al. (1992). By adjusting the constant delay model associated with each class, we determine the area-delay trade-off curve. We achieve the best area-delay trade-off using a design-specific constant delay models.
Keywords
cellular arrays; delays; gain control; integrated circuit design; logic design; Gain-based technology mapping; area-optimization heuristic; cell class; constant-delay model; discrete-size cell library; logic effort; trade-off curve; Delay estimation; Design automation; Design engineering; Load modeling; Logic; Parasitic capacitance; Permission; Software libraries; Timing; Topology;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2003. Proceedings
Print_ISBN
1-58113-688-9
Type
conf
DOI
10.1109/DAC.2003.1219085
Filename
1219085
Link To Document