DocumentCode :
1834785
Title :
State-based power analysis for systems-on-chip
Author :
Bergamaschi, Reinaldo A. ; Jiang, Yunjian W.
Author_Institution :
TJ Watson Res. Center, IBM, Yorktown Heights, NY, USA
fYear :
2003
fDate :
2-6 June 2003
Firstpage :
638
Lastpage :
641
Abstract :
Early power analysis for systems-on-chip (SoC) is crucial for determining the appropriate packaging and cost. This early analysis commonly relies on evaluating power formulas for all cores for multiple configurations of voltage, frequency, technology and application parameters, which is a tedious and error-prone process. This work presents a methodology and algorithms for automating the power analysis of SoCs. Given the power state machines for individual cores, this work defines the product power state machine for the whole SoC and uses formal symbolic simulation algorithms for traversing and computing the minimum and maximum power dissipated by sets of power states in the SoC.
Keywords :
circuit analysis computing; system-on-chip; formal symbolic simulation algorithm; product power state machine; state exploration; state-based power analysis; systems-on-chip; Algorithm design and analysis; Costs; Energy consumption; Energy management; Frequency; Hardware; Packaging; Permission; Software packages; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
Type :
conf
DOI :
10.1109/DAC.2003.1219096
Filename :
1219096
Link To Document :
بازگشت