DocumentCode :
1834916
Title :
Test generation for designs with multiple clocks
Author :
Lin, Xijiang ; Thompson, Rob
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
fYear :
2003
fDate :
2-6 June 2003
Firstpage :
662
Lastpage :
667
Abstract :
To improve the system performance, designs with multiple clocks have become more and more popular. In this paper, several novel test generation procedures are proposed to utilize multiple clocks in the design effectively and efficiently in order to dramatically reduce test pattern count without sacrificing fault coverage or causing clock skew problem. This is achieved by pulsing multiple noninteractive clocks simultaneously and applying a clock concatenation technique. Experimental results on several industrial circuits show significant test pattern count reduction by using the proposed test pattern generation procedures.
Keywords :
VLSI; automatic test pattern generation; clocks; integrated circuit design; integrated circuit testing; ATPG; automatic test pattern generation; clock concatenation technique; clock domain; clock skew problem; fault coverage; industrial circuit; multiple clock; multiple noninteractive clocks pulsing; scan design; system performance; test generation; test pattern count; Algorithm design and analysis; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Clocks; Graphics; Permission; Pulse generation; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
Type :
conf
DOI :
10.1109/DAC.2003.1219101
Filename :
1219101
Link To Document :
بازگشت