DocumentCode :
1835064
Title :
Physical synthesis methodology for high performance microprocessors
Author :
Chan, Yiu-Hing ; Kudva, Prabhakar ; Lacey, Lisa ; Northrop, Greg ; Rosser, Thomas
Author_Institution :
IBM Server Group, Poughkeepsie, NY, USA
fYear :
2003
fDate :
2-6 June 2003
Firstpage :
696
Lastpage :
701
Abstract :
Integrated logic synthesis and physical design (physical synthesis) continues to play a very important role in high performance microprocessor design methodologies. In this paper, we present the integrated physical synthesis timing closure methodology used in the current generation microprocessors. Physical synthesis techniques were aggressively used as part of logic and placement optimizations for performance, power and area. The design turn around times were significantly reduced and timing convergence was consistently achieved.
Keywords :
circuit optimisation; integrated circuit design; logic design; microprocessor chips; design turn around time; integrated logic synthesis; logic optimization; microprocessor design; physical design; physical synthesis methodology; placement optimization; timing closure methodology; timing convergence; Algorithm design and analysis; Design methodology; Integrated circuit interconnections; Integrated circuit synthesis; Libraries; Logic design; Microprocessors; Permission; Silicon on insulator technology; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
Type :
conf
DOI :
10.1109/DAC.2003.1219108
Filename :
1219108
Link To Document :
بازگشت