Title :
Test cost reduction for SOCs using TAMs and Lagrange multipliers
Author :
Sehgal, Anuja ; Iyengar, Varun ; Krasniewski, M.D. ; Chakrabarty, Krishnendu
Author_Institution :
Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
Abstract :
Recent advances in tester technology have led to automatic test equipment (ATE) that can operate at up to several hundred MHz. However, system-on-chip (SOC) scan chains typically run at lower frequencies (10-50 MHz). The use of high-speed ATE channels to drive slower scan chains leads to an underutilization of resources, thereby resulting in an increase in testing time. We present a new technique to reduce the testing time and test cost by matching high-speed ATE channels to slower scan chains using the concept of virtual test access mechanisms (TAMs). We also present a new TAM optimization framework based in Lagrange multipliers. Experimental results are presented for three industrial circuits from the ITC´02 SOC test benchmarks.
Keywords :
automatic test equipment; automatic test pattern generation; integrated circuit testing; system-on-chip; ATE channel; Lagrange multiplier; SOC; TAM; automatic test equipment; bandwidth matching; optimization framework; scan chain; system-on-chip; test access mechanism; test cost reduction; tester technology; testing time; Automatic test equipment; Automatic testing; Circuit testing; Costs; Integrated circuit testing; Investments; Lagrangian functions; Permission; System testing; System-on-a-chip;
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
DOI :
10.1109/DAC.2003.1219117