Title :
Low-power correlator architectures for wideband CDMA code acquisition
Author :
Sriram, Sundararajan ; Brown, Katherine ; Dabak, Anand
Author_Institution :
Dept. of Wireless Commun., Texas Instrum. Inc., Dallas, TX, USA
Abstract :
This paper concerns low-power design of a digital correlator to be used for cell synchronization in a direct spread code division multiple access (DS-CDMA) receiver. The first step in such a synchronization process is to determine the location of a periodically occurring marker (say N bits long, where N may be as large as 256) transmitted by all transmitters (base stations) in the system. This has to be done using a sliding window correlator matched to the marker pattern. Since the marker is a +1/-1 sequence, the matched filter operation involves additions and sign flip operations, but no multiplications. However, since the chip rates in typical CDMA systems are several MHz, the correlation operation consumes several giga adds per second. A straightforward implementation of this device (an N tap delay line with N adders) would be inefficient both in terms of area as well as power. We investigate a simple architecture that involves breaking the correlator into multiple partial correlations, storing the partial correlations in SRAM, and accumulating the partial results at each step. The size of the partial correlations is a parameter of the architecture; we investigate various values for this parameter and show how the estimated power of the circuit varies with the parameter. We compare our approach with other digital as well as analog approaches that have been used for such a matched filter. Finally, we discuss correlator architectures for efficiently exploiting any structure that may be present within the marker sequence.
Keywords :
broadband networks; cellular radio; code division multiple access; correlators; filtering theory; matched filters; radio networks; radio receivers; spread spectrum communication; synchronisation; DS-CDMA receiver; SRAM; additions; architecture; base stations; cell synchronization; cellular radio; chip rates; delay line; digital correlator; direct spread code division multiple access; estimated power; low-power correlator architectures; low-power design; marker pattern; marker sequence; matched filter; multiple partial correlations; sign flip operations; sliding window correlator; synchronization; wideband CDMA code acquisition; Adders; Base stations; Correlators; Delay lines; Matched filters; Multiaccess communication; Pattern matching; Random access memory; Transmitters; Wideband;
Conference_Titel :
Signals, Systems, and Computers, 1999. Conference Record of the Thirty-Third Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
Print_ISBN :
0-7803-5700-0
DOI :
10.1109/ACSSC.1999.832308