DocumentCode :
1836299
Title :
Post-route gate sizing for crosstalk noise reduction
Author :
Becer, Murat R. ; Blaauw, David ; Algor, Llan ; Panda, Rajendran ; Oh, Chanhee ; Zolotov, Vladimir ; Hajj, Lbrahim N.
Author_Institution :
Motorola Inc., USA
fYear :
2003
fDate :
2-6 June 2003
Firstpage :
954
Lastpage :
957
Abstract :
Gate sizing is a practical and a feasible crosstalk noise repair technique in the post route design stage, especially for block level sea-of-gates designs. The difficulty in gate sizing for noise reduction is that by increasing a driver size, noise at the driver output is reduced, but noise injected by that driver on other nets is increased. This can create cyclical dependencies between nets in the circuit with noise violations. In this paper, we propose a fast and effective heuristic post-route gate sizing algorithm that uses a graph representation of the noise dependencies between nodes. Our method utilized gate sizing in both directions and works in linear time as a function of the number of gates. The effectiveness of the algorithm is shown on several industrial high performance designs.
Keywords :
circuit optimisation; graph theory; integrated circuit design; integrated circuit modelling; integrated circuit noise; network routing; block level sea-of-gates design; crosstalk noise reduction; crosstalk noise repair; cyclical dependency; driver output; driver size; graph representation; heuristic algorithm; linear time; noise violation; post route design stage; post-route gate sizing; Capacitance; Circuit noise; Crosstalk; Driver circuits; Mathematical model; Noise reduction; Permission; Routing; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
Type :
conf
DOI :
10.1109/DAC.2003.1219158
Filename :
1219158
Link To Document :
بازگشت