Title :
Performance trade-off analysis of analog circuits by normal-boundary intersection
Author :
Stehr, Guido ; Graeb, Helmut ; Antreich, Kurt
Author_Institution :
Inst. for Electron. Design Autom., Tech. Univ. of Munich, Germany
Abstract :
We present a new technique to examine the trade-off regions of a circuit where its competing performances become "simultaneously optimal", i.e. Pareto optimal. It is based on circuit simulation, sizing rules, which capture elementary topological and technological constraints, and an advanced multicriteria optimization formulation called normal-boundary intersection. We are able to efficiently calculate a well-balanced discretization of a Pareto surface, identify the active constraints, which prevent a further improvement, and even rank these constraints in terms of stringency. Experimental results demonstrate the efficacy and efficiency of the method and its potential for topology selection and analog synthesis.
Keywords :
Pareto optimisation; analogue circuits; network routing; network topology; performance evaluation; Pareto optimality; Pareto surface; analog circuit; analog synthesis; circuit simulation; elementary topological constraint; normal-boundary intersection; performance space exploration; performance trade-off analysis; sizing rule; technological constraint; topology selection; Algorithm design and analysis; Analog circuits; Circuit analysis; Circuit simulation; Circuit topology; Design optimization; Electronic design automation and methodology; Integrated circuit modeling; Performance analysis; Permission;
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
DOI :
10.1109/DAC.2003.1219159