DocumentCode :
1836607
Title :
A low-area, low-power programmable frequency multiplier for DLL based clock synthesizers
Author :
Faisal, Md Ibrahim ; Bayoumi, Magdy A.
Author_Institution :
Center for Adv. Comput. Studies (CACS), Univ. of Louisiana at Lafayette, Lafayette, LA
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
1460
Lastpage :
1463
Abstract :
A simple low-area and low-power clock frequency multiplier is proposed for Delay Locked Loop (DLL) based clock synthesizers. In this circuit, 2n voltage controlled delay lines (VCDL) are used to multiply the input frequency of a clock signal by n. This frequency multiplier is less susceptible to jitter- accumulation as it is a DLL-based design. The proposed circuit can operate at a substantially low supply voltage. Simulation results show that the proposed frequency multiplier dissipates about 10% to 50% less power than similar clock multiplier circuits. In addition, an architecture for programmable frequency multiplication has been proposed in this paper.
Keywords :
clocks; delay lock loops; frequency multipliers; low-power electronics; DLL based clock synthesizers; delay locked loop; jitter accumulation; low-area low-power programmable frequency multiplier; voltage controlled delay lines; Circuit simulation; Clocks; Delay lines; Frequency conversion; Frequency synthesizers; Low voltage; MOS devices; Phase locked loops; Voltage control; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541704
Filename :
4541704
Link To Document :
بازگشت