DocumentCode :
1836799
Title :
Design of highly linear multipliers using floating gate transistors and/or source degeneration resistor
Author :
Garimella, Sri Raga Sudha ; Angulo, J. Ramirez ; Martin, A. Lopez ; Carvajal, R.G.
Author_Institution :
Intel Corp., Hillsboro, OR
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
1492
Lastpage :
1495
Abstract :
Compact schemes to implement two highly linear four quadrant CMOS transconductance multipliers are presented in this work. They are based on floating gate transistors and/or source degeneration resistor which provide high linearity and wide input, output swing. Two cross connected differential pairs are used as current steering elements which provide continuous adjustable gain. Unlike the conventional multipliers the proposed techniques generate currents that have mostly linear terms and reduce cancellation of non-linear terms at the output. Hence they are very linear and non-vulnerable to practical problems like mismatch and finite output impedance. Simulation and Experimental results are provided which validate the proposed schemes.
Keywords :
analogue multipliers; integrated circuit design; resistors; transistors; cross connected differential pairs; current steering elements; floating gate transistors; linear four quadrant CMOS transconductance multipliers; source degeneration resistor; CMOS process; Circuits; Energy consumption; Frequency; Impedance; Linearity; Resistors; Signal processing; Transconductance; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541712
Filename :
4541712
Link To Document :
بازگشت