DocumentCode :
1837018
Title :
Predictive control algorithm for phase-locked loops
Author :
Abusleme, Angel ; Murmann, Boris
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
1528
Lastpage :
1531
Abstract :
Phase-locked loops (PLLs) exhibit a tradeoff between settling time and noise rejection, due to the fact that a low noise PLL requires a narrow bandwidth (BW) loop filter, which degrades settling time. However, the moments when fast settling or good noise rejection is required are clearly identified in a PLL, and this can be used to overcome this tradeoff. A recent technique - PLL gear shifting - exploits this fact by modifying the loop filter BW according to the PLL current objective. In this work, a similar solution based on predictive control techniques is presented. Through a very simple digital loop filter an optimal response is obtained, where a single parameter controls the bandwidth to improve either settling time or noise rejection.
Keywords :
digital filters; phase locked loops; predictive control; PLL gear shifting; digital loop filter; narrow bandwidth loop filter; noise rejection; optimal response; phase-locked loops; predictive control algorithm; settling time; Bandwidth; Circuits; Control systems; Filters; Frequency conversion; Optimal control; Phase locked loops; Prediction algorithms; Predictive control; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541721
Filename :
4541721
Link To Document :
بازگشت