DocumentCode :
1837256
Title :
Analysis and performance evaluation of area-efficient true random bit generators on FPGAs
Author :
Alioto, Massimo ; Fondelli, Luca ; Rocchi, Santina
Author_Institution :
Dept. of Inf. Eng., Univ. of Siena, Siena
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
1572
Lastpage :
1575
Abstract :
In this paper, fully digital true random bit generators (TRBGs) targeting area-efficient FPGA implementations are analyzed and evaluated. In this analysis, a very general class of TRBGs is considered that is based on the well-known sampling oscillators used as a building block. A qualitative model is discussed and applied to derive simple design guidelines to implement low-area TRBGs. Extensive measurements are made on TRBGs implemented on Altera Cyclone FPGAs. Results confirm that properly designed TRBGs based on FPGAs can achieve very high-quality random sequences with low area occupation.
Keywords :
analogue-digital conversion; field programmable gate arrays; oscillators; random sequences; Altera Cyclone FPGA; area-efficient true random bit generators; high-quality random sequences; sampling oscillators; Circuits; Field programmable gate arrays; Frequency; Information analysis; Jitter; Oscillators; Performance analysis; Probability; Random sequences; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541732
Filename :
4541732
Link To Document :
بازگشت